NAME: KAPAROTU VENKATA SURYA THARANI

USN: 22BTRADOIS

## **EXP9-LOGIC GATES**

AIM:Toverify the truth tables of NOT, AND and OR gates using Diodes and Transistor.

COMPONENTS: Diodes, Transistor, Resistors and LED, DC Power supply, multi-meter.

Simulation tool: https://www.tinkercad.com/

Use this link to simulate the circuit diagrams which are shown below for NOT, AND, and OR gates.

## PROCEDURE:

- Use components and make the circuit connections as per the circuit diagram shown below.
- 2. Turn on power to your experimental circuit.
- Apply all four possible combinations of input voltagesatAandB,Recordtheoutputvoltageandstatusof LED.
- 4. For each input combination, note the logic state of the output, as indicated by the LED (ON = 1; OFF = 0), and record that result in the table.
- Compare your results with the truth table of a logic "NOT"/ "AND"/"OR"/ operation.
- 6. Submit the worksheets in to LMS along with the image of simulation.





| Truth table |   |                 |
|-------------|---|-----------------|
| Α           | В | $Y = A \cdot B$ |
| 0           | 0 | 0               |
| 0           | 1 | 0               |
| 1           | 0 | 0               |
| 1           | 1 | 1               |

| Logic status (LED) |   |                 |
|--------------------|---|-----------------|
| A                  | В | $Y = A \cdot B$ |
| 0                  | 0 | 0               |
| 0                  | 1 | 0               |
| 1                  | 0 | 0               |
| 1                  | 1 | 1               |

| Logic status (Volts) |   |                 |
|----------------------|---|-----------------|
| Α                    | В | $Y = A \cdot B$ |
| 0                    | 0 | 0.6             |
| 0                    | 1 | 0.6             |
| 1                    | 0 | 0.6             |
| 1                    | 1 | 5.0             |



| Truth table |                  |
|-------------|------------------|
| Α           | $Y=\overline{A}$ |
| 0           | 1                |
| 1           | 0                |

| Logic status (LED) |     |
|--------------------|-----|
| A                  | Y=A |
| 0                  | 1   |
| 1                  | 0   |

| Logic status (Volts) |     |  |
|----------------------|-----|--|
| Α                    | Y=Ā |  |
| 0                    | 5.0 |  |
| 1                    | 0.1 |  |



| Tru | th tab | ole       |
|-----|--------|-----------|
| A   | В      | Y = A + B |
| 0   | 0      | 0         |
| 0   | 1      | 1         |
| 1   | 0      | 1         |
| 1   | 1      | 1         |

| Logic | Logic status (LED) |           |  |
|-------|--------------------|-----------|--|
| A     | В                  | Y = A + B |  |
| 0     | 0                  | 0         |  |
| 0     | 1                  | 1         |  |
| 1     | 0                  | 1         |  |
| 1     | 1                  | 1         |  |

| Logic status (Volts) |   |           |
|----------------------|---|-----------|
| A                    | В | Y = A + B |
| 0                    | 0 | 0         |
| 0                    | 1 | 4.3       |
| 1                    | 0 | 4.3       |
| 1                    | 1 | 4.3       |

## Result:

The truthtables of NOT, AND, and ORgates are verified. Respective input and output voltages are measured and are tabulated.

Nate: Submit the worksheet in to LMS along with the simulation image.